## END-SEMESTER EXAMINATION, January-2024 Digital Logic Design (EET1211)

Programme: B.Tech(CSE,CSIT)

Semester:3rd

Full Marks: 60

Time: 3 Hours

| Subject/Course Learning Outcome                                                                                         | *Taxonomy<br>Level | Ques.<br>Nos.          | Marks |
|-------------------------------------------------------------------------------------------------------------------------|--------------------|------------------------|-------|
| Able to State and explain different number systems, binary codes.                                                       | L2                 | 1                      | 6     |
| Able to apply the principles of Boolean algebra, Karnaugh map and Quine McCluskey Method to simplify logic expressions. | L3                 | 2,3,4b,4c              | 16    |
| Able to Analyze and design various combinational circuits.                                                              | 1.3                | 5,6,7a,8a,8b,9<br>a,9b | 22    |
| Able to Analyse and design Memory and Programmable Logic Devices.                                                       | L3                 | 4a,7c                  | 4     |
| Able to Analyse and understand latches, flip-flops, registers and counter operations.                                   | L3                 | 9c,10                  | 8     |
| Able to implement various digital circuits using HDL and Standard ICs.                                                  | L3                 | 7b,8c                  | 4     |

\*Bloom's taxonomy levels: Remembering (L1), Understanding (L2), Application (L3), Analysis (L4), Evaluation (L5), Creation (L6)

## Answer all questions. Each question carries equal mark.

1. (7) Convert (757.25)10 to hexadecimal and then to binary.

2

(b) Add the following numbers in binary using 1's complement to represent negative numbers. Use a word length of 6 bits (including sign bit).

(-18)+25

2

(c) Represent (753)10 in 6 3 1 1 and Gray code.





2

Write the expression for output Y.



Simplify the following Boolean expression to a minimum number of literals.

$$F = (yz' + x'w)(xy' + zw')$$



Implement the Boolean function (AB+CD) using 2-input NAND gates.

2

2

2

Simplify the following Boolean function F, together with the don't-care conditions d.

 $F(A,B,C,D) = \sum (0,3,7,8,9,11,12,13)$  $d(A,B,C,D) = \sum (1,4,14,15)$ 





Implement the following Boolean function using exclusive-OR 2 and AND gates.

F=A'B'CD+A'BCD'+AB'C'D+ABC'D'

Find the minimum product of sum expression for  $F=\sum m (1, 3, 2, 4, 5, 6, 7, 9, 12, 13)$  using Karnaugh map.



Draw a PLA circuit to implement the function

$$F1 = (AB + AC + BC)'$$

$$F2 = AB + AC + ABC'$$



Find all prime implicants of the following function using Quine-McCluskey procedure:

 $F(A,B,C,D) = \sum m (1,3,5,6,8,9,12,14,15) + \sum d(4,10,13)$ 



Using the method of map-entered variables, use four-variable maps to find a minimum sum-of-products expression for  $F(A,B,C,D,E) = \sum m(0,4,5,7,9) + \sum d(6,11) + E(m1+m15)$ .

5.

Design a 4 bit Excess-3 to BCD code converter.



Write the truth table for the circuit.

2

2

Derive the Minimized Boolean expression for each output of

|                  | the circuit.                                                                                                                                                                                                                                                                                                                                                                            |   |  |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--|--|
| (d)              | Draw the logic diagram for the circuit.                                                                                                                                                                                                                                                                                                                                                 |   |  |  |
| 6.<br>16)        | Design a combinational circuit with four inputs and four outputs that converts a 4bit binary number into the equivalent 4bit Gray code.  Write the truth table for the circuit.                                                                                                                                                                                                         | 2 |  |  |
| / (b)            | Derive the Minimized Boolean expression for each output of                                                                                                                                                                                                                                                                                                                              | 2 |  |  |
| (0)/             | the circuit.  Draw the logic diagram for the circuit.                                                                                                                                                                                                                                                                                                                                   | 2 |  |  |
| 7 (1)            | Design a full adder circuit.                                                                                                                                                                                                                                                                                                                                                            | 2 |  |  |
| 1,6)             | Write the HDL description of a full adder circuit.                                                                                                                                                                                                                                                                                                                                      | 2 |  |  |
| ~ (c)            | Implement full adder using Programmable Array Logic.                                                                                                                                                                                                                                                                                                                                    | 2 |  |  |
| 8                | Design a 4 bit priority encoder with inputs $D_3$ (MSB), $D_2$ , $D_1$ and $D_0$ (LSB) and outputs X, Y and V. The priority assigned to inputs is $D_0 > D_1 > D_2 > D_3$ . The output V shows a value 1 when one or more inputs are equal to one. If all inputs are 0, V is equal to 0. When V=0, then other two outputs are not inspected and are specified as don't care conditions. |   |  |  |
| / <sup>(a)</sup> | Write truth table of the encoder and find the minimized expression for the outputs X, Y and V.                                                                                                                                                                                                                                                                                          | 2 |  |  |
| (b)              | Draw logic diagram of the priority encoder.                                                                                                                                                                                                                                                                                                                                             | 2 |  |  |
| (9)              | Write the HDL description of the 4bit priority encoder circuit.                                                                                                                                                                                                                                                                                                                         | 2 |  |  |
| 9 (3/            | Design a 2 X 1 Multiplexer that will select the binary information from one of the two input lines and direct it to a single output line based on the value of a selection line.                                                                                                                                                                                                        | 2 |  |  |
| JK)              | Design a full subtractor circuit using 3 to 8 line decoder and external OR gates.                                                                                                                                                                                                                                                                                                       | 2 |  |  |
| J.               | Write the characteristic table and Excitation table for D Flip                                                                                                                                                                                                                                                                                                                          | 2 |  |  |
|                  | pag.                                                                                                                                                                                                                                                                                                                                                                                    |   |  |  |

Design a 3-bit synchronous down counter with T Flip-Flops. 10 Write state diagram and state table of the binary counter. Find the simplified flip flop input equations for the counter. Draw logic diagram of the 3-bit counter.

\*End of Questions\*